# Adder Tree / MAC

B11901027 王仁軒

## Adder Tree Implementation



### Adder Tree Result

- ■Allowable clock rate grows with VDD
  - 0.37GHz at 0.9V, 1.54GHz at 1.8V
- Delay decreases with VDD growth
  - 5.15ns at 0.9V, 1.46ns at 1.8V

VDD



## MAC Implementation

N bit MAC has N AND gate and one adder tree

□ 64 bit MAC composed of one 32 bit MAC, two 16 bit MAC, and some additional FAs

#### 32 bit MAC



- Dynamic power grows with toggle rate
  - But decreases when toggle rate 0.8 -> 0.9
  - Due to 50% 1s and 0s in test data



#### ■Same situation occurs for 16 and 32 bit MAC



- Delay
  - 2.6 ns under 1.8 V, 8.9 ns under 0.9V supply



- Energy efficiency
  - 0.33 TOPS/W at 1.8V, 1.70 TOPS/W at 0.9V
- □ Area efficiency
  - 0.83 TOPS/mm<sup>2</sup> at 1.8V, 0.20 TOPS/mm<sup>2</sup> at 0.9V



- Energy efficiency
  - 4.38 TOPS/W for 16b, 0.72 TOPS/W for 64b
- □ Area efficiency
  - 3.76 TOPS/mm² for 16b, 0.83 TOPS/mm² for 64b

